GENERAL DESCRIPTION
The ADM698/ADM699 supervisory circuits provide power supply monitoring and watchdog timing for microprocessor systems.

The ADM698 monitors the 5 V $V_{CC}$ power supply and generates a RESET pulse during power up, power down and during low voltage “Brown Out” conditions. The RESET output is guaranteed to be functional (logic low) with $V_{CC}$ as low as 1 V.

The ADM699 features an identical monitoring circuit as in the ADM698 plus an additional watchdog timer input to monitor microprocessor activity. The RESET output is forced low if the watchdog input is not toggled within the 1 second watchdog timeout period.

Both parts are available in 8-pin plastic DIP and 16-lead SOIC packages. The 16-lead SOIC contains additional outputs RESET (without inversion) and Watchdog Output WDO (ADM699 only).

FEATURES
- Superior Upgrade for MAX698/MAX699
- Guaranteed RESET Assertion with $V_{CC} = 1$ V
- Low 0.6 mA Supply Current
- Precision 4.65 V Voltage Monitor
- Power OK/Reset Time Delay
- Watchdog Timer
- Minimum Component Count
- Performance Specified over Temperature

APPLICATIONS
- Microprocessor Systems
- Computers
- Controllers
- Intelligent Instruments
- Automotive Systems
- Critical μP Power Monitoring

TYPICAL APPLICATION CIRCUIT
### ADM698/ADM699—SPECIFICATIONS

\((V_{CC} = +5 \text{ V} \pm 10\%, T_A = T_{\text{MIN}} \text{ to } T_{\text{MAX}} \text{ unless otherwise noted})\)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{CC}) Operating Voltage Range</td>
<td>3.0</td>
<td>5.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Supply Current</td>
<td>0.6</td>
<td>1.95</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power-Down Reset Assertion</td>
<td>4.5</td>
<td>4.65</td>
<td>4.73</td>
<td>V</td>
<td>(T_A = +25 \degree C, V_{CC} = +5 \text{ V})</td>
</tr>
<tr>
<td>Power-Up Reset Deassertion</td>
<td>40</td>
<td></td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset Threshold Hysteresis</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset Active Time</td>
<td>140</td>
<td>200</td>
<td>280</td>
<td>ms</td>
<td>(T_A = +25 \degree C, V_{CC} = +5 \text{ V})</td>
</tr>
<tr>
<td>Watchdog Timeout Period (ADM699)</td>
<td>1.0</td>
<td>1.6</td>
<td>2.25</td>
<td>s</td>
<td>(V_{IL} = 0.4, V_{IH} = 3.5 \text{ V})</td>
</tr>
<tr>
<td>Minimum WDI Input Pulse Width</td>
<td>50</td>
<td>16</td>
<td>2.25</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>RESET Output Voltage</td>
<td>0</td>
<td>0.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RESET Output Voltage ((V_{CC} = 1 \text{ V}))</td>
<td>3.5</td>
<td>4</td>
<td>200</td>
<td>mV</td>
<td>(I_{\text{SINK}} = 1.6 \text{ mA}, V_{CC} = 4.4 \text{ V})</td>
</tr>
<tr>
<td>RESET and WDO Output Voltage</td>
<td>3.5</td>
<td>0.4</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RESET Output Short Circuit Current</td>
<td></td>
<td></td>
<td>25</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>WDI Input Threshold (ADM699)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic Low</td>
<td>0.8</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic High</td>
<td>3.5</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>WDI Input Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>−50</td>
<td>−20</td>
<td>μA</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### ABSOLUTE MAXIMUM RATINGS*

\((T_A = +25 \degree C \text{ unless otherwise noted})\)

- \(V_{CC}\) \(-0.3 \text{ V} \text{ to } +6 \text{ V}\)
- All Other Inputs \(-0.3 \text{ V} \text{ to } V_{CC} + 0.3 \text{ V}\)
- Power Dissipation 8-Pin DIP \(500 \text{ mW}\)
- Power Dissipation 16-Pin SOIC \(375 \text{ mW}\)
- Power Dissipation 8-Pin Cerdip \(500 \text{ mW}\)
- \(\theta_{JA}\), Thermal Impedance 8-Pin DIP \(+120 \degree C/W\)
- \(\theta_{JA}\), Thermal Impedance 16-Pin SOIC \(+110 \degree C/W\)
- \(\theta_{JA}\), Thermal Impedance 8-Pin Cerdip \(+125 \degree C/W\)
- Operating Temperature Range
  - Industrial (A Version) \(-40 \degree C \text{ to } +85 \degree C\)
  - Extended (S Version) \(-55 \degree C \text{ to } +125 \degree C\)
- Storage Temperature Range \(-65 \degree C \text{ to } +150 \degree C\)
- Lead Temperature (Soldering, 10 secs) \(+300 \degree C\)
- Vapor Phase (60 secs) \(+215 \degree C\)
- Infrared (15 secs) \(+220 \degree C\)

*Stresses above those listed under "Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods of time may affect device reliability.

### WARNING!

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADM698/ADM699 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
**PIN FUNCTION DESCRIPTION**

<table>
<thead>
<tr>
<th>Mnemonic</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC</td>
<td>+5 V Power Supply Input.</td>
</tr>
<tr>
<td>GND</td>
<td>0 V. Ground reference for all signals.</td>
</tr>
<tr>
<td>RESET</td>
<td>Logic Output. RESET goes low whenever (V_{CC}) falls below the reset voltage threshold (4.65 V typ). RESET remains low for a minimum of 140 ms after (V_{CC}) returns to 5 V. RESET also goes low for a minimum of 140 ms if the watchdog timer is enabled but not serviced within its time-out period.</td>
</tr>
<tr>
<td>WDI</td>
<td>Watchdog Input. WDI is a three level input. If WDI remains either high or low for longer than the watchdog timeout period, RESET pulses low and WDO goes low. The timer resets with each transition on the WDI line. The watchdog timer may be disabled if WDI is left floating or is driven to midsupply.</td>
</tr>
<tr>
<td>(SOIC packages only) RESET</td>
<td>Logic Output. RESET is an active high output. It is the inverse of RESET.</td>
</tr>
<tr>
<td>(SOIC ADM699 only) WDO</td>
<td>Logic Output. The Watchdog Output, WDO, goes low if WDI remains either high or low for longer than the watchdog timeout period. WDO is set high by the next transition at WDI. If WDI is unconnected or at midsupply, the watchdog timer is disabled and WDO remains high.</td>
</tr>
</tbody>
</table>

**TYPICAL PERFORMANCE CURVES**

*Figure 1. RESET Output Voltage vs. \(V_{CC}\)*

*Figure 2. RESET Active Time vs. Temperature*

*Figure 3. RESET Voltage Threshold vs. Temperature*
CIRCUIT INFORMATION

Power Fail RESET
A precision voltage detector monitors $V_{CC}$ and generates a RESET output to hold the microprocessor’s Reset line low when $V_{CC}$ falls below the reset threshold (4.65 V) (see Figure 4). The reset voltage threshold is set to accommodate a 5% variation on $V_{CC}$. The voltage detector has 40 mV hysteresis to ensure that glitches on $V_{CC}$ do not activate the RESET output.

On power up, an internal monostable holds RESET low for 140 ms after $V_{CC}$ rises above the reset threshold. This allows the power supply to stabilize on power up and also prevents repeated toggling of RESET even if the 5 V power drops out and recovers with each power line cycle. In order to prevent mistriggering due to transient voltage spikes, it is recommended that a 0.1 µF capacitor be connected at the $V_{CC}$ pin.

The RESET output is guaranteed to remain low with $V_{CC}$ as low as 1 V. This holds the microprocessor in a stable shutdown condition as the power supply comes up.

On the 16-lead SOIC package, an active high RESET output is also provided. This is the complement of RESET and is intended for microprocessors requiring an active high signal.

Watchdog Timer (ADM699 Only)
The watchdog timer input (WDI) monitors an I/O line from the µP system. The µP must toggle this input once every 1.6 seconds to verify correct software execution. Failure to toggle the line indicates that the µP system is not correctly executing its program and may be tied up in an endless loop. If this happens, a reset pulse is generated to initialize the processor.

The WDI input is a three level input and will recognize a low-to-high or a high-to-low transition on its input. The watchdog timer is reset by each WDI transition and then begins its timeout period. If the WDI pin remains either high or low, reset pulses will be issued every 1.6 seconds typically. If the watchdog timer is not needed, the WDI input should be left floating.

The Watchdog Output (WDO) (SOIC package Only) provides watchdog status information. It is driven low if WDI is not toggled within the watchdog timeout period. It goes high at the next WDI transition. It is also set high when $V_{CC}$ falls below the reset threshold.

Figure 4. Watchdog Timeout Period vs. Temperature

Figure 5. Watchdog Timeout Period and Reset Active Time

OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).

8-Pin Plastic DIP (N-8)

8-Pin Cerdip (Q-8)

16-Lead SOIC (R-16)